Arată înregistrarea sumară a articolului

dc.contributor.authorEpure, Silviu
dc.contributor.authorBelea, Radu
dc.date.accessioned2016-01-08T08:37:40Z
dc.date.available2016-01-08T08:37:40Z
dc.date.issued2012
dc.identifier.issn1221-454X
dc.identifier.urihttp://10.11.10.50/xmlui/handle/123456789/3798
dc.descriptionThe annals of "Dunarea de Jos" University of Galatien_US
dc.description.abstractIn power electronics area, the PLL (Phase Lock Loop) circuit is needed to reconstruct the sinusoidal reference signal used on the APF (active power filters) or grid-tied inverters, starting from the distorted grid voltage. Research area of the APF focuses more on the current of voltage control loops and less on the sinusoidal reference signal, usually considered available by default. Implementing in practice such a circuit poses difficulties since the available PLL integrated circuits are designed for digital telecommunication area, where signals are digital and a small phase error is acceptable. This paper presents a phase lock loop model with harmonic output and zero phase error during normal use.en_US
dc.language.isoenen_US
dc.publisher"Dunarea de Jos" University of Galatien_US
dc.subjectsinusoidal outputen_US
dc.subjectgrid synchronizationen_US
dc.subjectdistorted input signalen_US
dc.titlePill Model for Grid Voltage Reference Reconstructionen_US
dc.typeArticleen_US


Fișiere la acest articol

Thumbnail

Acest articol apare în următoarele colecții(s)

Arată înregistrarea sumară a articolului