Arată înregistrarea sumară a articolului
Detailed Microcontroller Architecture Based on a Hardware Scheduler Engine and independent Pipeline Registers
dc.contributor.author | Andrieș, Lucian | |
dc.contributor.author | Găitan, Gheorghița | |
dc.date.accessioned | 2018-07-31T07:04:36Z | |
dc.date.available | 2018-07-31T07:04:36Z | |
dc.date.issued | 2015 | |
dc.identifier.uri | http://10.11.10.50/xmlui/handle/123456789/5203 | |
dc.description | The Annals of "Dunarea de Jos" University of Galati Fascicle IX Metallurgy and Materials Science No. 1 - 2015, ISSN 1453 – 083X | ro_RO |
dc.description.abstract | In the world of real time operating systems, task switching, communication between threads and synchronization are implemented in software. Some of the mechanisms used may introduce big latencies in task recurrence, task jitter. This kind of problem, which is sporadic, may lead to system failure for safety-critical areas. This issue may occur in the real time systems that have really fast response time as requirements. For this particular example, the tasks are succeeding very fast, resulting in a lot of overhead because of the time spent in task switch. Our research has led us to the conclusion that a microcontroller architecture, based on a static hardware Scheduler and independent Pipeline Registers, will be capable of executing multiple tasks with approximately no delay between every task switch (5 machine cycles). The nMPRA (n Multi-Purpose Register Architecture) architecture, which consists of 2 sets of registers: local such as coprocessor 2 and global such as a peripheral on the slow bus, offers support for preemptive real time operating systems. Both architectures, nMPRA and nHSE (n Hardware Scheduler Engine), complement each other and take the real time operating system programming to a whole new level. | ro_RO |
dc.language.iso | en | ro_RO |
dc.publisher | Universitatea "Dunărea de Jos" din Galați | ro_RO |
dc.subject | real time system | ro_RO |
dc.subject | static hardware scheduler | ro_RO |
dc.subject | microcontroller | ro_RO |
dc.subject | pipeline processor | ro_RO |
dc.title | Detailed Microcontroller Architecture Based on a Hardware Scheduler Engine and independent Pipeline Registers | ro_RO |
dc.type | Article | ro_RO |
Fișiere la acest articol
Acest articol apare în următoarele colecții(s)
-
2015 fascicula9 nr1 [15]